# An 18–50-GHz Δ–Σ Modulated Quasi-Continuous Digital Vector-Modulation Phase Shifter With Variable Gain Control

Bowen Xia<sup>®</sup>, Graduate Student Member, IEEE, Wenhua Chen<sup>®</sup>, Senior Member, IEEE, Fadhel M. Ghannouchi<sup>®</sup>, Fellow, IEEE, and Zhenghe Feng<sup>®</sup>, Fellow, IEEE

Abstract—This letter presents a high precision wideband active vector-modulating phase shifter with high dynamic range gain control ability. Compared with conventional switching-filter phase shifter and vector-modulation phase shifter, this  $\Delta$ - $\Sigma$ modulated vector phase shifter can provide quasi-continuous phase and gain control capability. According to the experimental results, the dynamic range of gain control is greater than 35.5 dB. The output reflection is lower than −10 dB through the 18-50-GHz band, and the input reflection is lower than -10 dB from 18 to 45 GHz. The phase shifter occupies 700  $\mu$ m × 900  $\mu$ m on 0.13- $\mu$ m SiGe bipolar complementary metal-oxide-semiconductor (BiCMOS) technology, and the core size is only 400  $\mu$ m × 500  $\mu$ m. After digital calibration, the proposed phase shifter has achieved the highest phase and gain control precision compared with the state-of-the-art digital controlled phase shifters.

Index Terms— $\Delta - \Sigma$  modulation, gain control, high phase precision, millimeter-wave, phased array, phase shifter, wideband.

# I. INTRODUCTION

PHASED array system is the main form of millimeterwave communication and detection system [1]. In phased arrays, the phase shifter is the key block to achieve flexible beam control ability. Conventional phase shifters use switches to select different phase shift networks and combine multiple stages to implement more control bits, which introduces high insertion loss due to the serial connection of multiple networks. The insertion loss of a 4-bit phase shifter is about 12 dB in Ka-band as shown in [2] and could be much higher up to a higher frequency band. This high loss leads to designing difficulty in the signal path. In the previous, vector modulating phase shifters often use low bit count current digital-to-analog converters (DACs) or phase select switches as shown in [5] to control the phase of quadrature signal, which limits the phase control resolution and introduced gain error between different control states. To accommodate variable received signal power

Manuscript received August 29, 2021; accepted September 17, 2021. Date of publication October 1, 2021; date of current version January 10, 2022. This work was supported by the National Key Research and Development Program of China under Grant 2020YFB1805004. (Corresponding author: Wenhua Chen.)

Bowen Xia, Wenhua Chen, and Zhenghe Feng are with the Department of Electronic Engineering, Tsinghua University, Beijing 100084, China (e-mail: chenwh@tsinghua.edu.cn).

Fadhel M. Ghannouchi is with the Intelligent RF Radio Laboratory (iRadio Lab), University of Calgary, Calgary, AB T2N 1N4, Canada (e-mail: fadhel.ghannouchi@ucalgary.ca).

Color versions of one or more figures in this letter are available at https://doi.org/10.1109/LMWC.2021.3114200.

Digital Object Identifier 10.1109/LMWC.2021.3114200



Fig. 1. Overall structure of the phase shifter.



Fig. 2. Structure of the second-order  $\Delta - \Sigma$  modulator.

or adjust transmitted channel power, a variable gain amplifier (VGA) should also be used in the signal path of the transceiver, which makes the design even more complex.

In this letter, an 18–50-GHz  $\Delta$ – $\Sigma$  modulated quasicontinuous digital vector-modulation phase shifter with variable gain control ability is presented. The vector modulator architecture can overcome the loss problem and the  $\Delta$ – $\Sigma$  modulation technique is used to generate quasi-continuous high-resolution control voltages which greatly improves the phase control resolution and enables digital calibration. The proposed phased shifter uses a vector modulating scheme to provide additional gain control ability by adjusting the control voltage proportionally to avoid using standalone VGA components.

# II. PHASE SHIFTER CIRCUIT DESIGN

The architecture of the proposed phase shifter is shown in Fig. 1. This phase shifter includes a 90° transmission line to generate quadrature input signal, two active baluns, and Gilbert cells for control voltage multiplier. Two digital  $\Delta$ - $\Sigma$  modulators, which are shown in Fig. 2, are used to generate the I/Q control voltage VCI and VCQ. The  $\Delta$ - $\Sigma$  modulation modulates the quantization noise to high frequency and keeps the desired low-frequency signal clean.

1531-1309 © 2021 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 3. Simplified schematics of (a) active balun and (b) Gilbert cell multiplier.

Thus, the high-frequency noise can be removed by a low-pass filter (LPF). The  $\Delta$ - $\Sigma$  modulator and the passive LPF are implemented on external printed circuit board (PCB) using field-programmable gate array (FPGA) and passive *RC* components. The second-order  $\Delta$ - $\Sigma$  modulator provides 16-bit quasi-continuous voltage resolution, and the bandwidth of the passive filter is 10 kHz. The bandwidth of the filter affects both the settling time of control states and the noise level of the phase and gain control voltage, which should be adjusted according to system design requirements. The modulators operate at 50 MHz; thus, the quantization noise level of the filtered signal is -173.8 dB, which could be considered noise-free.

Fig. 3(a) and (b) shows the simplified schematics of the active balun and Gilbert cell multiplier. The active balun converts single-end RF signals into differential signals and then feeds to the Gilbert cell. The Gilbert cells multiply the control voltage with the signals from balun, generating voltage-controlled quadrature signals and combined at the load resistors. To ensure that the insertion loss of the phase shifter is flat and the output reflection is low across 18–50 GHz, resistive loads are used instead of inductors. The differential output is combined and converted into single-ended by absorbing one of the differential signals with a matched resistor.

The vector modulation scheme with high precision control voltages can compensate for the amplitude and phase impairment. Thus, there is no need to implement a 90° coupler or other complex hybrids. A 90° transmission line is enough to cover a 100% relative bandwidth frequency range. The 90° transmission line is located at the thick top metal layer to reduce conductive loss and bent to reduce area, thus maintaining a compact chip size. To compensate for the phase and gain impairment, the control voltage is adjusted to generate a compensated voltage and the error can be canceled. By choosing a closer control state, the phase and gain should match the expected value again, and only the maximum available gain (MAG) shall be compromised. Fig. 4 shows the reselected control state of an impairment state. Fig. 4(a) shows the control states without gain and phase error, and the gray line shows the selected phase shift states at MAG. The gray line in Fig. 4(b) shows that a 30° phase impairment affects the phase and gain control precision. The gray line is directly mapped from Fig. 4(a) and the red line is the reselected control states. After reselection, the gain of



Fig. 4. Gain and phase impairment correction of the proposed phase shifter. (a) Normal 90° phase shift at center frequency. (b) Reselected phase shift state to compensate error at other frequencies.



Fig. 5. Photograph of the proposed phase shifter.

control states remains constant, but the MAG suffers from a 1.3-dB loss. The reselection procedure can also select different gain contour to utilize gain control ability.

## III. MEASUREMENT RESULTS

The die photograph of the proposed phase shifter is shown in Fig. 5. The phase shifter was fabricated with 0.13- $\mu$ m SiGe bipolar complementary metal-oxide-semiconductor (BiCMOS) technology, and the total chip size is 700  $\mu$ m  $\times$  900  $\mu$ m including pads and seal ring. The phase shifter was tested using G-S-G probes to feed millimeter-wave signals up to 50 GHz. Off-chip FPGA and second-order passive RC filter are used to implement the  $\Delta$ - $\Sigma$  modulator and quantization noise filter. The 3.3-V power supply, current bias, control voltage, and ground are connected through bonding wires.

The control states were scanned by an automatic test program and the S-parameters were recorded. The program linearly scans the control voltage of the I and Q channel for 101 points for each, and a total of 10 201 states were scanned. A Keysight N5247A vector network analyzer (VNA) was used to measure the S-parameter of each voltage point from 18 to 50 GHz. The scanned control states were used to calibrate the I/Q control voltage and the performance of the proposed phase shifter was calculated from scanned data. The phase shifter consumes 16.5-mA current including the current mirror reference. The power consumption of the  $\Delta$ - $\Sigma$  modulator is negligible if the  $\Delta$ - $\Sigma$  modulator is implemented on-chip since it only requires about 200 logic gates and runs at 50 MHz.

The maximum gain and MAG of the phase shifter, along with the rms phase and gain error, are shown in Fig. 6. The group delay variation is less than 4.2 ps for any single

|                              | This Work   | [3]        | [4]               | [5]          | [6]        | [7]    | [8]        | [9]       |
|------------------------------|-------------|------------|-------------------|--------------|------------|--------|------------|-----------|
| Frequency (GHz)              | 18-50       | 15-35      | 26-30             | 36-40        | 28         | 27-42  | 27.5-28.35 | 12.5-15.7 |
| Type                         | Vector      | Vector     | Tuned             | DiCAD+Vector | Reflection | Switch | Switch     | Vector    |
|                              | Modulator   | Modulator  | Transmission Line | Selection    | Type       | Type   | Type       | Modulator |
| Insertion loss               | 7.4 to 11.8 | -5 to 13.5 | 9.3               | 20.2         | 4          | <14.5  | 5.6 to 7.6 | -         |
| (dB)                         |             |            |                   |              |            |        |            |           |
| Phase resolution             | 1.4         | 22.5       | 4.75              | 22.5         | -          | 11.25  | 22.5       | 1.5       |
| (°)                          |             |            |                   |              |            |        |            |           |
| RMS gain error               | <0.1        | 1-2.2      | 0.25 @28GHz       | <2.6         | 0.2 @28GHz | < 2.1  | -          | -         |
| (dB)                         |             |            |                   |              |            |        |            |           |
| RMS phase error              | < 0.7       | 4.2-13     | 0.6 @28GHz        | < 2.6        | 1.8 @28GHz | <3.8   | < 8.98     | <1.1      |
| (°)                          |             |            |                   |              |            |        |            |           |
| Phase range (°)              | 360         | 360        | 190               | 360          | 210        | 360    | 360        | 360       |
| Core size (mm <sup>2</sup> ) | 0.20        | 0.19       | 0.18              | 0.3          | 0.67       | 0.395  | 0.23       | 0.18      |
| Process                      | 0.13µm      | 0.18µm     | 0.13μm BiCMOS     | 90nm CMOS    | 0.12µm     | 65nm   | 65nm       | 45nm CMOS |
|                              | BiCMOS      | BiCMOS     |                   |              | BiCMOS     | CMOS   | CMOS       | SOI       |

TABLE I
PERFORMANCE SUMMARY AND COMPARISON TABLE



Fig. 6. Measured gain and rms error of the phase shifter.



Fig. 7. Scanned phase and gain states at (a) 28 GHz and (b) 38 GHz.

calibration point. The maximum MAG loss of the proposed phase shifter is 4.4 dB, which is acceptable for an 18–50-GHz component. Fig. 7 shows the gain and phase of all 10 201 states at 28 and 38 GHz. The rms phase and gain error are calculated from 256 evenly distributed phases at MAG. Fig. 8 shows the input and output reflection coefficients of different phase and gain states and the average of all states. The output reflection is below -10 dB over the 18–50-GHz frequency range. The input reflection is lower than -10 dB below 45 GHz and still does not exceed -8 dB at 50 GHz. The dynamic range is defined as the difference between MAG and the minimum gain at each frequency, and the minimum dynamic range in 18–50 GHz is 35.5 dB, as shown in Fig. 9.



Fig. 8. Measured input and output reflection of the phase shifter.



Fig. 9. Measured dynamic range of the phase shifter.

The proposed phase shifter shows excellent phase and gain control precision and low insertion loss compared with switch-type phase shifter and conventional vector-modulating phase shifter, and the area is very compact because a multiple-stage structure is not required. Table I compares the proposed phase shifter to the state-of-the-art phase shifters around 18–50 GHz.

### IV. CONCLUSION

This letter presents a  $\Delta - \Sigma$  modulated quasi-continuous digital vector-modulation phase shifter with gain control ability. Compared with switched-line phase shifters, vector-modulation phase shifters do not suffer from high insertion loss, and the area is more compact. It covers a broad frequency range of 18–50 GHz with a 7.4–11.8-dB low insertion loss, and its rms phase and gain error are lower than other reported digital controlled phase shifters. With  $\Delta - \Sigma$  modulating scheme and digital calibration, high phase and gain control resolution can be easily achieved. The gain control ability with 35.5-dB dynamic range eliminated the VGA in the signal path, which can simplify system design and makes it suitable for system-level phased array front-end chip design.

### REFERENCES

- [1] P. Choi, D. A. Antoniadis, and E. A. Fitzgerald, "Towards millimeter-wave phased array circuits and systems for small form factor and power efficient 5G mobile devices," in *Proc. IEEE Int. Symp. Phased Array Syst. Technol. (PAST)*, Waltham, MA, USA, Oct. 2019, pp. 1–5.
- [2] M. Jung and B.-W. Min, "A compact Ka-band 4-bit phase shifter with low group delay deviation," *IEEE Microw. Wireless Compon. Lett.*, vol. 30, no. 4, pp. 414–416, Apr. 2020.
- [3] S. P. Sah, X. Yu, and D. Heo, "Design and analysis of a wideband 15–35-GHz quadrature phase shifter with inductive loading," *IEEE Trans. Microw. Theory Techn.*, vol. 61, no. 8, pp. 3024–3033, Aug. 2013.
- [4] Y. Tousi and A. Valdes-Garcia, "A Ka-band digitally-controlled phase shifter with sub-degree phase precision," in Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC), San Francisco, CA, USA, May 2016, pp. 356–359.

- [5] C.-Y. Chen, Y.-S. Wang, Y.-H. Lin, Y.-H. Hsiao, Y.-C. Wu, and H. Wang, "A 36–40 GHz full 360° ultra-low phase error passive phase shifter with a novel phase compensation technique," in *Proc. Eur. Radar Conf.* (EURAD), Nuremberg, Germany, Oct. 2017, pp. 1245–1248.
- [6] R. B. Yishay and D. Elad, "Low loss 28 GHz digital phase shifter for 5G phased array transceivers," in *Proc. Asia–Pacific Microw. Conf. (APMC)*, Kyoto, Japan, Nov. 2018, pp. 711–713.
- [7] J.-H. Tsai, Y.-L. Tung, and Y.-H. Lin, "A 27–42-GHz low phase error 5-bit passive phase shifter in 65-nm CMOS technology," *IEEE Microw. Wireless Compon. Lett.*, vol. 30, no. 9, pp. 900–903, Sep. 2020.
- [8] G.-S. Shin et al., "Low insertion loss, compact 4-bit phase shifter in 65 nm CMOS for 5G applications," *IEEE Microw. Wireless Compon. Lett.*, vol. 26, no. 1, pp. 37–39, Jan. 2016.
- [9] A. Sethi, J. P. Aikio, R. A. Shaheen, R. Akbar, T. Rahkonen, and A. Parssinen, "A 10-bit active RF phase shifter for 5G wireless systems," in *Proc. IEEE Nordic Circuits Syst. Conf. (NORCAS), NORCHIP Int. Symp. Syst.-Chip (SoC)*, Linköping, Sweden, Oct. 2017, pp. 1–4.